

#### **PCMCIA Flash Memory Card**

#### 8 MEGABYTE through 64 MEGABYTE (AMD based)

#### **General Description**

WEDC's PCMCIA Flash memory cards offer the highest density, linear Flash solid state storage solutions for code and data storage, high performance disk emulation and execute in place (XIP) applications in mobile PC and dedicated (embedded) equipment.

Packaged in a PCMCIA type I housing, each card contains a connector, an array of Flash memories packaged in TSOP packages and card control logic. The card control logic provides the system interface and controls the internal Flash memories. Combined with file management software, such as Flash Translation Layer (FTL), WEDC Flash cards provide removable high-performance disk emulation.

The WEDC FLE series is based on AMD Flash memories. The FLE series offers byte wide and word wide operation, low power modes and Card Information Structure (CIS) for easy identification of card characteristics.

Note: Standard options include attribute memory. Cards without attribute memory are available. Cards are also available with or without a hardware write protect switch.

#### **Features**

- Very High Density Linear Flash Card
- Supports 5V only systems
- •Based on AMD Flash Components
  -low standby power without entering reset mode
  -allows standard access from standby mode
- •Fast Read Performance
  - 150ns Maximum Access Time
- x8/ x16 Data Interface
- High Performance Random Writes
   7µs Typical Word Write Time
- Automated Write and Erase Algorithms
  - AMD Command Set
- 1,000,000 Erase Cycles per Block
- 64K word (128kB) symmetrical Block Architecture
- PC Card Standard Type I Form Factor

# **Architecture Overview**

WEDC's FLE series is designed to support up to twenty (see Block diagram) 32Mb components, providing a wide range of density options. Cards are based on the Am29F032 (32Mb) device for 5V only applications. The device code for the Am29F032 is 41h and the manufacturer's ID is 01h. Systems should be able to recognize these codes. Cards utilizing 32Mb components provide densities ranging from 8MB to 64MB in 8MB increments.

In support of the PC Card (PCMCIA) standard for word wide access, devices are paired. Therefore, the Flash array is structured in 64K word blocks. Write, read and block erase operations can be performed as either a word or byte wide operation . By multiplexing A0, CE1# and CE2#, 8-bit hosts can access all data on data lines DQ0 - DQ7. The FLE series cards conform with the PC Card Standard (formerly PCMCIA) and supported JEIDA, providing electrical and physical compatibility. The PC Card form factor offers an industry standard pinout and mechanical outline, allowing density upgrades without system design changes.

WEDC's standard cards are shipped with WEDC's silkscreen design. Cards are also available with blank housings (no silkscreen). The blank housings are available in both a recessed (for label) and flat housing. Please contact your WEDC sales representative for further information on Custom artwork.







# **Pinout**

| Dia | Cianal name | 1/0 | - Function     | A adia sa |
|-----|-------------|-----|----------------|-----------|
| Pin | Signal name | I/O | Function       | Active    |
| 1   | GND         | 1/0 | Ground         |           |
| 2   | DQ3         | I/O | Data bit 3     |           |
| 3   | DQ4         | I/O | Data bit 4     |           |
| 4   | DQ5         | I/O | Data bit 5     |           |
| 5   | DQ6         | I/O | Data bit 6     |           |
| 6   | DQ7         | I/O | Data bit 7     |           |
| 7   | CE1#        | ı   | Card enable 1  | LOW       |
| 8   | A10         | ı   | Address bit 10 |           |
| 9   | OE#         | ı   | Output enable  | LOW       |
| 10  | A11         | ı   | Address bit 11 |           |
| 11  | A9          | ı   | Address bit 9  |           |
| 12  | A8          | ı   | Address bit 8  |           |
| 13  | A13         | ı   | Address bit 13 |           |
| 14  | A14         | ı   | Address bit 14 |           |
| 15  | WE#         |     | Write Enable   | LOW       |
| 16  | RDY/BSY#    | 0   | Ready/Busy     | LOW       |
| 17  | Vcc         |     | Supply Voltage |           |
| 18  | Vpp1        |     | Prog. Voltage  | N.C.      |
| 19  | A16         | ı   | Address bit 16 |           |
| 20  | A15         | ı   | Address bit 15 |           |
| 21  | A12         | ı   | Address bit 12 |           |
| 22  | A7          | ı   | Address bit 7  |           |
| 23  | A6          | I   | Address bit 6  |           |
| 24  | A5          | 1   | Address bit 5  |           |
| 25  | A4          | ı   | Address bit 4  |           |
| 26  | A3          | I   | Address bit 3  |           |
| 27  | A2          | 1   | Address bit 2  |           |
| 28  | A1          | ı   | Address bit 1  |           |
| 29  | A0          | ı   | Address bit 0  |           |
| 30  | DQ0         | I/O | Data bit 0     |           |
| 31  | DQ1         | I/O | Data bit 1     |           |
| 32  | DQ2         | I/O | Data bit 2     |           |
| 33  | WP          | 0   | Write Potect   | HIGH      |
| 34  | GND         |     | Ground         |           |
|     |             |     |                |           |

| Pin | Signal name | I/O | Function            | Active  |
|-----|-------------|-----|---------------------|---------|
| 35  | GND         |     | Ground              |         |
| 36  | CD1#        | 0   | Card Detect 1       | LOW     |
| 37  | DQ11        | I/O | Data bit 11         |         |
| 38  | DQ12        | I/O | Data bit 12         |         |
| 39  | DQ13        | I/O | Data bit 13         |         |
| 40  | DQ14        | I/O | Data bit 14         |         |
| 41  | DQ15        | ı   | Data bit 15         |         |
| 42  | CE2#        | ı   | Card Enable 2       | LOW     |
| 43  | VS1         | 0   | Voltage Sense 1     | N.C.    |
| 44  | RFU         |     | Reserved            |         |
| 45  | RFU         |     | Reserved            |         |
| 46  | A17         | ı   | Address bit 17      |         |
| 47  | A18         | ı   | Address bit 18      |         |
| 48  | A19         | ı   | Address bit 19      |         |
| 49  | A20         | ı   | Address bit 20      |         |
| 50  | A21         | ı   | Address bit 21      |         |
| 51  | Vcc         |     | Supply Voltage      |         |
| 52  | Vpp2        |     | Prog. Voltage       | N.C.    |
| 53  | A22         | -   | Address bit 22      | 8MB(3)  |
| 54  | A23         | ı   | Address bit 23      | 16MB(3) |
| 55  | A24         | ı   | Address bit 24      | 32MB(3) |
| 56  | A25         | ı   | Address bit 25      | 64MB(3) |
| 57  | VS2         | 0   | Voltage Sense 2     | N.C.    |
| 58  | RST         | ı   | Card Reset          | HIGH    |
| 59  | Wait#       | 0   | Extended Bus cycle  | LOW(2)  |
| 60  | RFU         |     | Reserved            |         |
| 61  | REG#        | - 1 | Attrib Mem Select   |         |
| 62  | BVD2        | 0   | Bat. Volt. Detect 2 | (2)     |
| 63  | BVD1        | 0   | Bat. Volt. Detect 1 | (2)     |
| 64  | DQ8         | I/O | Data bit 8          |         |
| 65  | DQ9         | I/O | Data bit 9          |         |
| 66  | DQ10        | 0   | Data bit 10         |         |
| 67  | CD2#        | 0   | Card Detect 2       | LOW     |
| 68  | GND         |     | Ground              |         |

#### Notes:

- 1. RDY/BSY is an open drain output, external pull-up resistor is required.
- 2. Wait#, BVD1 and BVD2 are driven high for compatibility.
- 3. Shows density for which specified address bit is MSB. Higher order address bits are no connects (i.e., 16MB A23 is MSB A24, A25 are NC).

#### **Mechanical**





# **Card Signal Description**

| Symbol     | Type         | Name and Function                                                        |
|------------|--------------|--------------------------------------------------------------------------|
| A0 - A25   | INPUT        | ADDRESS INPUTS: A0 through A25 enable direct addressing of               |
|            |              | up to 64MB of memory on the card. Signal A0 is not used in word          |
|            |              | access mode. A25 is the most significant bit                             |
| DQ0 - DQ15 | INPUT/OUTPUT | DATA INPUT/OUTPUT: DQ0 THROUGH DQ15 constitute the                       |
|            |              | bi-directional databus. DQ15 is the MSB.                                 |
| CE1#, CE2# | INPUT        | <b>CARD ENABLE 1 AND 2:</b> CE1# enables even byte accesses, CE2#        |
|            |              | enables odd byte accesses. Multiplexing A0, CE1# and CE2# allows         |
|            |              | 8-bit hosts to access all data on DQ0 - DQ7.                             |
| OE#        | INPUT        | <b>OUTPUT ENABLE:</b> Active low signal gating read data from the        |
|            |              | memory card.                                                             |
| WE#        | INPUT        | WRITE ENABLE: Active low signal gating write data to the                 |
|            |              | memory card.                                                             |
| RDY/BSY#   | OUTPUT       | <b>READY/BUSY OUTPUT:</b> Indicates status of internally timed erase     |
|            |              | or program algorithms. A high output indicates that the card is ready    |
|            |              | to accept accesses. A low output indicates that one or more devices      |
|            |              | in the memory card are busy with internally timed erase or write         |
|            |              | activities.                                                              |
| CD1#, CD2# | OUTPUT       | <b>CARD DETECT 1 and 2:</b> Provide card insertion detection. These      |
|            |              | signals are connected to ground internally on the memory card. The       |
|            |              | host socket interface circuitry shall supply 10K-ohm or larger pull-up   |
|            |              | resistors on these signal pins.                                          |
| WP         | OUTPUT       | WRITE PROTECT: Write protect reflects the status of the Write            |
|            |              | Protect switch on the memory card. WP set to high = write protected,     |
|            |              | providing internal hardware write lockout to the Flash array.            |
|            |              | If card does not include optional write protect switch, this signal will |
|            |              | be pulled low internally indicating write protect = "off".               |
| VPP1, VPP2 | N.C.         | PROGRAM/ERASE POWER SUPPLY: Not connected for 5V                         |
|            |              | only card.                                                               |
| VCC        |              | <b>CARD POWER SUPPLY:</b> 5.0V for all internal circuitry.               |
| GND        |              | GROUND: for all internal circuitry.                                      |
| REG#       | INPUT        | ATTRIBUTE MEMORY SELECT: provides access to Flash                        |
|            |              | memory card registers and Card Information Structure in the              |
|            |              | Attribute Memory Plane.                                                  |
| RST        | INPUT        | <b>RESET:</b> Active high signal for placing card in Power-on default    |
|            |              | state. Reset can be used as a Power-Down signal for the memory           |
|            |              | array.                                                                   |
| WAIT#      | OUTPUT       | <b>WAIT:</b> This signal is pulled high internally for compatibility. No |
|            |              | wait states are generated.                                               |
| BVD1, BVD2 | OUTPUT       | <b>BATTERY VOLTAGE DETECT:</b> These signals are pulled high to          |
|            |              | maintain SRAM card compatibility.                                        |
| VS1, VS2   | OUTPUT       | <b>VOLTAGE SENSE:</b> Notifies the host socket of the card's VCC         |
|            |              | requirements. VS1 and VS2 are open to indicate a 5V card has been        |
|            |              | inserted.                                                                |
| RFU        |              | RESERVED FOR FUTURE USE                                                  |
| N.C.       |              | NO INTERNAL CONNECTION TO CARD: pin may be driven                        |
|            |              | or left floating                                                         |



#### Absolute Maximum Ratings (2)

Operating Temperature TA (ambient)

Commercial  $0^{\circ}\text{C to } +60^{\circ}\text{C}$ Industrial  $-40^{\circ}\text{C to } +85^{\circ}\text{C}$  \*\*

#### Notes:

- (1) During transitions, inputs may undershoot to -2.0V or overshoot to  $V_{\rm CC}$  +2.0V for periods less than 20ns.
- (2) Stress greater than those listed under "Absolute Maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **DC Characteristics** (1)

| Sym              | Parameter                       | Density (Mbytes) | Notes | Typ <sup>(4)</sup> | Max   | Units | Test Conditions                                                            |
|------------------|---------------------------------|------------------|-------|--------------------|-------|-------|----------------------------------------------------------------------------|
| $I_{CCR}$        | V <sub>CC</sub> Read Current    | All              |       | 40(5)              | 75    | mA    | V <sub>CC</sub> = V <sub>CC</sub> max<br>tcycle = 150ns,CMOS levels        |
| $I_{CCW}$        | V <sub>CC</sub> Program Current | All              |       | 30(6)              | 40(6) | mA    | •                                                                          |
| I <sub>CCE</sub> | V <sub>CC</sub> Erase Current   | All              |       | 30(6)              | 40(6) | mA    |                                                                            |
| $I_{CCS}$        | V <sub>CC</sub> Standby Current | 8MB              | 2,3   | 50                 | 200   | μΑ    | $V_{CC} = V_{CC} max$                                                      |
| (CMOS)           |                                 | 64MB             |       | 100                | 400   |       | Control Signals = V <sub>CC</sub><br>Reset = V <sub>SS</sub> , CMOS levels |

CMOS Test Conditions:  $V_{CC} = 5V \pm 5\%$ ,  $VIL = V_{SS} \pm 0.2V$ ,  $VIH = V_{CC} \pm 0.2V$ 

#### Notes:

- 1. All currents are RMS values unless otherwise specified. ICCR, ICCW and ICCE are based on Word wide operations.
- 2. Control Signals: CE<sub>1</sub>#, CE<sub>2</sub>#, OE#, WE#, REG#.
- 3. ICCS is specified for lowest density card (8MB for two, 32Mb components) This represents a single pair of devices.
- 4. Typical:  $V_{CC} = 5V$ , T = +25°C.
- 5. The lcc current is typically less then 1mA/MHz per device, with with OE not active.
- 6. Icc active while Embedded Program or Erase algorithm is in progress. Value based on one device active.

| Symbol            | Parameter                                     | Notes | Min                  | Max                  | Units | Test Conditions                                         |
|-------------------|-----------------------------------------------|-------|----------------------|----------------------|-------|---------------------------------------------------------|
| $I_{LI}$          | Input Leakage Current                         | 1     |                      | ±20                  | μA    | $V_{CC} = V_{CC}MAX$ $Vin = V_{CC} \text{ or } V_{SS}$  |
| $I_{LO}$          | Output Leakage Current                        | 1     |                      | ±20                  | μΑ    | $V_{CC} = V_{CC}MAX$ $Vout = V_{CC} \text{ or } V_{SS}$ |
| $V_{\rm IL}$      | Input Low Voltage                             | 1     | 0                    | 0.8                  | V     |                                                         |
| $V_{\mathrm{IH}}$ | Input High Voltage                            | 1     | $0.7V_{CC}$          | V <sub>CC</sub> +0.5 | V     |                                                         |
| $V_{OL}$          | Output Low Voltage                            | 1     |                      | 0.4                  | V     | IOL = 3.2mA                                             |
| $V_{OH}$          | Output High Voltage                           | 1     | V <sub>CC</sub> -0.4 | $V_{CC}$             | V     | IOH = -2.0mA                                            |
| $V_{LKO}$         | V <sub>CC</sub> Erase/Program<br>Lock Voltage | 1     | 2.0                  |                      | V     |                                                         |

#### **Notes**

- 1. Values are the same for byte and word wide modes for all card densities.
- 2. Exceptions: Leakage currents on CE1#, CE2#, OE#, REG# and WE# will be < 500 μA when VIN = GND due to internal pull-up resistors. Leakage currents on RST will be <150μA when VIN=V<sub>CC</sub> due to internal pull-down resistor.

<sup>\*\*</sup> Advanced information



#### **AC Characteristics**

#### **Read Timing Parameters**

|                       |                                 | 150ns |     |      |
|-----------------------|---------------------------------|-------|-----|------|
| SYM<br>(PCMCIA)       | Parameter                       | Min   | Max | Unit |
| $t_{C}(R)$            | Read Cycle Time                 | 150   |     | ns   |
| t <sub>a</sub> (A)    | Address Access Time             |       | 150 | ns   |
| t <sub>a</sub> (CE)   | Card Enable Access Time         |       | 150 | ns   |
| t <sub>a</sub> (OE)   | Output Enable Access Time       |       | 75  | ns   |
| t <sub>su</sub> (A)   | Address Setup Time              | 20    |     | ns   |
| t <sub>su</sub> (CE)  | Card Enable Setup Time          | 0     |     | ns   |
| t <sub>h</sub> (A)    | Address Hold Time               | 20    |     | ns   |
| t <sub>h</sub> (CE)   | Card Enable Hold Time           | 20    |     | ns   |
| $t_v(A)$              | Output Hold from Address Change | 0     |     | ns   |
| t <sub>dis</sub> (CE) | Output Disable Time from CE#    |       | 75  | ns   |
| t <sub>dis</sub> (OE) | Output Disable Time from OE#    |       | 75  | ns   |
| t <sub>en</sub> (CE)  | Output Enable Time from CE#     | 5     |     | ns   |
| t <sub>en</sub> (OE)  | Output Enable Time from OE#     | 5     |     | ns   |

**Note:** AC timing diagrams and characteristics are guaranteed to meet or exceed PCMCIA 2.1 specifications.

#### Read Timing Diagram



Note: Signal may be high or low in this area.



#### Write Timing Parameters

|                          |                                 | 150ns |     |      |
|--------------------------|---------------------------------|-------|-----|------|
| SYM<br>(PCMCIA)          | Parameter                       | Min   | Max | Unit |
| $t_CW$                   | Write Cycle Time                | 150   |     | ns   |
| t <sub>w</sub> (WE)      | Write Pulse Width               | 80    |     | ns   |
| t <sub>su</sub> (A)      | Address Setup Time              | 20    |     | ns   |
| t <sub>su</sub> (A-WEH)  | Address Setup Time for WE#      | 100   |     | ns   |
| t <sub>su</sub> (CE-WEH) | Card Enable Setup Time for WE#  | 100   |     | ns   |
| t <sub>su</sub> (D-WEH)  | Data Setup Time for WE#         | 50    |     | ns   |
| t <sub>h</sub> (D)       | Data Hold Time                  | 20    |     | ns   |
| t <sub>rec</sub> (WE)    | Write Recover Time              | 20    |     | ns   |
| t <sub>dis</sub> (WE)    | Output Disable Time from WE#    |       | 75  | ns   |
| t <sub>dis</sub> (OE)    | Output Disable Time from OE#    |       | 75  | ns   |
| t <sub>en</sub> (WE)     | Output Enable Time from WE#     | 5     |     | ns   |
| t <sub>en</sub> (OE)     | Output Enable Time from OE#     | 5     |     | ns   |
| t <sub>su</sub> (OE-WE)  | E) Output Enable Setup from WE# |       |     | ns   |
| t <sub>h</sub> (OE-WE)   | Output Enable Hold from WE#     | 10    |     | ns   |
| t <sub>su</sub> (CE)     | Card Enable Setup Time from OE# | 0     |     | ns   |
| t <sub>h</sub> (CE)      | Card Enable Hold Time           | 20    |     | ns   |

Note: AC timing diagrams and characteristics are guaranteed to meet or exceed PCMCIA 2.1 specifications.

#### Write Timing Diagram



#### Notes:

- 1. Signal may be high or low in this area.
- When the data I/O pins are in the output state, no signals shall be applied to the data pins (D15 - D0) by the host system.

# **PCMCIA Flash Memory Card**





# **<u>Data Write and Erase Performance</u>** (1,3)

 $V_{CC} = 5V \pm 5\%$ ,  $T_A = 0$ °C to + 60°C

| SYM                | Parameter              | Notes | Min | Typ <sup>(1)</sup> | Max | Units | Test Conditions                     |
|--------------------|------------------------|-------|-----|--------------------|-----|-------|-------------------------------------|
| t <sub>WHQV1</sub> | Word/Byte Program time | 2,4   |     | 7                  | 300 | μs    | Excludes system-level overhead      |
| t <sub>WHQV2</sub> | Block Program Time     | 2     |     | 0.5                | 2.0 | sec   |                                     |
|                    | Block Erase Time       | 2     |     | 1                  | 8   | sec   | Excludes 00h prog. prior to erasure |

#### Notes:

- 1. Typical: Nominal voltages and  $T_A$  = 25°C. 2. Excludes system overhead.
- 3. Valid for all speed options.
- 4. To maximize system performance RDY/BSY# signal should be polled.



# PRODUCT MARKING WED 7P016FLE2200C15 C995 9915 EDI Date code Lot code / trace number Part number Company Name

Some products are currently marked with our pre-merger company name/acronym (EDI). During our transition period, some products will also be marked with our new company name/acronym (WED).

Starting October 2000 all PCMCIA products will be marked only with the WED prefix.



# WHITE ELECTRONIC DESIGNS

#### **FLE Series**

#### **Ordering Information**

# EDI7P XXX FLE 22 SS T ZZ Based on Am29F032 for 5V only applications.

where

| XXX: | 008 | 8MB                            |
|------|-----|--------------------------------|
|      | 016 | 16MB                           |
|      | 024 | 24MB                           |
|      | 032 | 32MB                           |
|      | 040 | 40MB                           |
|      | 048 | 48MB                           |
|      | 056 | 56MB                           |
|      | 064 | 64MB                           |
| SS:  | 00  | WEDC Silkscreen                |
|      | 01  | Blank Housing, Type I          |
|      | 02  | Blank Housing, Type I Recessed |
| T:   | C   | Commercial                     |

**Industrial** 

150ns

Note: Options without attribute memory and with hardware write protect switch are available.

#### **Card families:**

ZZ:

Ι

15

| <b>FLE 21</b> | - No Attribute memory, No WP switch     |
|---------------|-----------------------------------------|
| <b>FLE 22</b> | - With Attribute Memory, No WP switch   |
| <b>FLE 23</b> | - No Attribute Memory, With WP switch   |
| <b>FLE 24</b> | - With Attribute Memory, With WP switch |



# **CIS Information for FLE Series Cards**

CIS for FLE22, 150ns

| Address | Value | Description             | Address | Value | Description |
|---------|-------|-------------------------|---------|-------|-------------|
| 00H     | 01H   | CISTPL_DEVICE           | 40H     | 45H   | Е           |
| 02H     | 03H   | TPL_LINK                | 42H     | 44H   | D           |
| 04H     | 53H   | writable)               | 44H     | 49H   | I           |
| 06H     | 1EH   | CARD SIZE: 8MB          | 46H     | 37H   | 7           |
|         | 3EH   | 16MB                    | 48H     | 50H   | Р           |
|         | 5EH   | 24MB                    | 4AH     | 30H   | 0           |
|         | 7EH   | 32MB                    | 4CH     | 1)    | х           |
|         | 9EH   | 40MB                    | 4EH     | 1)    | х           |
|         | BEH   | 48MB                    | 50H     | 46H   | F           |
|         | DEH   | 56MB                    | 52H     | 4CH   | L           |
|         | FEH   | 64MB                    | 54H     | 45H   | Е           |
| 08H     | FFH   | END OF DEVICE           | 56H     | 32H   | 2           |
| 0AH     | 18H   | CISTPL_JEDEC_C          | 58H     | 2)    | Х           |
| 0CH     | 02H   | TPL LINK                | 5AH     | 2DH   | -           |
| 0EH     | 01H   | AMD - ID                | 5CH     | 2DH   | -           |
| 10H     | 41H   | 29F032 - ID             | 5EH     | 2DH   | -           |
| 12H     | 17H   | CISTPL DEVICE A         | 60H     | 31H   | 1           |
| 14H     | 03H   | TPL LINK                | 62H     | 35H   | 5           |
| 16H     | 42H   | EEPROM - 200ns          | 64H     | 20H   | SPACE       |
| 18H     | 01H   | Device Size = 2KBytes   | 66H     | 00H   | END TEXT    |
| 1AH     | FFH   | END OF TUPLE            | 68H     | 43H   | С           |
| 1CH     | 1EH   | CISTPL_DEVICEGEO        | 6AH     | 4FH   | 0           |
| 1EH     | 06H   | TPL_LINK                | 6CH     | 50H   | Р           |
| 20H     | 02H   | DGTPL_BUS               | 6EH     | 59H   | Y           |
| 22H     | 11H   | DGTPL_EBS               | 70H     | 52H   | R           |
| 24H     | 01H   | DGTPL_RBS               | 72H     | 49H   | I           |
| 26H     | 01H   | DGTPL_WBS               | 74H     | 47H   | G           |
| 28H     | 01H   | DGTPL_PART              | 76H     | 48H   | Н           |
| 2AH     | 01H   | FLASH DEVICE            | 78H     | 54H   | Т           |
|         |       | NON-INTERLEAVED         | 7AH     | 20H   | SPACE       |
| 2CH     | 20H   | CISTPL_MANFID           | 7CH     | 45H   | Е           |
| 2EH     | 04H   | TPL_LINK(04H)           | 7EH     | 4CH   | L           |
| 30H     | F6H   | EDITPLMID_MANF: LSB     | 80H     | 45E   | Е           |
| 32H     | 01H   | EDI PLMID_MANF: MSB     | 82H     | 43H   | С           |
|         |       |                         |         |       |             |
| 34H     | 00H   | LSB: Number Not Assign. | 84H     | 54H   | Т           |
| 0011    |       | MSB: Number Not         | 0011    |       |             |
| 36H     | 00H   | Assign.                 | 86H     | 52H   | R           |
| 38H     | 15H   | CISTPL_VERS1            | 88H     | 4FH   | 0           |
| 3AH     | 47H   | TPL_LINK                | 8AH     | 4EH   | N           |
| 3CH     | 04H   | TPLLV4_MINOR            | 8CH     | 49H   | 1           |
| 3EH     | 01H   | TPLLV1_MINOR            | 8EH     | 43H   | С           |
|         |       |                         | 90H     | 20H   | SPACE       |
|         |       |                         | 92H     | 44H   | D           |

| Address | Value | Description |  |
|---------|-------|-------------|--|
| 94H     | 45H   | E           |  |
| 96H     | 53H   | S           |  |
| 98H     | 49H   | I           |  |
| 9AH     | 47H   | G           |  |
| 9CH     | 4EH   | N           |  |
| 9EH     | 53H   | S           |  |
| AOH     | 20H   | SPACE       |  |
| A2H     | 49H   | I           |  |
| A4H     | 4EH   | N           |  |
| A6H     | 43H   | С           |  |
| A8H     | 4FH   | 0           |  |
| AAH     | 52H   | R           |  |
| ACH     | 50H   | Р           |  |
| AEH     | 4FH   | 0           |  |
| B0H     | 52H   | R           |  |
| B2H     | 41H   | Α           |  |
| B4H     | 54H   | Т           |  |
| В6Н     | 45H   | Е           |  |
| B8H     | 44H   | D           |  |
| BAH     | 20H   | SPACE       |  |
| BCH     | 00H   | END TEXT    |  |
| BEH     | 31H   | 1           |  |
| C0H     | 39H   | 9           |  |
| C2H     | 39H   | 9           |  |
| C4H     | 39H   | 9           |  |
| C6H     | 00H   | END TEXT    |  |
| C8H     | 00H   | END OF LIST |  |

| 1)    |     |       |             |
|-------|-----|-------|-------------|
| Addre | ess | Value | Description |
| 40    | CH  | 30    | 0           |
|       |     | 31    | 1           |
|       |     | 32    | 2           |
|       |     | 33    | 3           |
|       |     | 34    | 4           |
|       |     | 36    | 6           |
|       |     |       |             |
| 46    | ΞH  | 30    | 0           |
|       |     | 32    | 2           |
|       |     | 34    | 4           |
|       |     | 36    | 6           |
|       |     | 38    | 8           |
| 2)    |     |       |             |
| 5     | 8H  | 32    | 2           |
|       |     | 34    | 4           |
|       |     |       |             |



| REVISION HISTORY |         |                                          |  |  |
|------------------|---------|------------------------------------------|--|--|
| Date of revision | Version | Description                              |  |  |
| 7-Feb-98         | -001    | Initial release                          |  |  |
| 27-May-99        | -002    | Logo change                              |  |  |
| 31-May-00        | -003    | Added page 9, Heading changed on all pgs |  |  |
| 1-Aug-00         | -004    | Corrected Timing Errors, pgs. 6&7        |  |  |

# **White Electronic Designs Corporation**

One Research Drive, Westborough, MA 01581, USA

tel: (508) 366 5151 fax: (508) 836 4850 www.whiteedc.com

